# CS & IT

## ENGINERING

# COMPUTER ORGANIZATION AND ARCHITECTURE

Cache Organization



Lecture No.- 2

## **Recap of Previous Lecture**









Topic

Locality of Reference

Topic

**Cache Memory** 

## **Topics to be Covered**









### **Topic: When to Use Which Formula**







#Q. Assume that for a certain processor, a read request takes 100 nanoseconds on a cache miss and 15 nanoseconds on a cache hit. Suppose while running a program, it was observed that 70% of the processor's read requests result in a cache hit. The average read access time in nanoseconds is\_\_\_\_\_?



#Q. In a two-level hierarchy, if the top level has an access time of 10 ns and the bottom level has an access time of 60 ns, what is the hit rate on the top level required to give an average access time of 15ns?

$$t_{cm} = 10 \text{ ns}$$
 $t_{mm} = 60 \text{ ns}$ 
 $t_{avg} = 15$ 
 $t_{avg} = 15$ 
 $t_{avg} = 15 = 10 + (1-H) 60$ 
 $t_{avg} = 15 = (1-H) 60$ 
 $t_{avg} = 15$ 
 $t_{avg} = 15$ 



#Q. In previous question if hit rate of the top-level memory is 100%, then the access time of bottom level memory will be \_\_60\_\_ns?

$$f H = 100\%$$
 $= 1.0$ 
 $tang = tcm + (1-H) + mm$ 
 $tang = tcm$ 

ares) In prev. errest' speed up of CPU's mem. access time using cache as compared to without cache ?

 $\frac{\sin^2 n}{5 \text{ pead up}} = \frac{\tan n}{\tan n} = \frac{60 \text{ ns}}{15 \text{ ns}}$ 

Ques

rierarchical access

Invalid tava < t

not possible



#Q. Assume that for a certain processor, a read request takes 200 nanoseconds on a cache miss and 20 nanoseconds on a cache hit. Suppose while running a program, it was observed that 80% of the processor's read requests result in a cache hit. The performance gain in memory access time of using cache as compared to not using cache in memory is \_3 < 5 ??

$$= \frac{200}{(0.8 \pm 20) + (0.2 \pm 200)} = 3.57$$



#Q. A computer system contains a cache. Uncached memory access takes 9 times longer than access to cache. If cache has a hit ratio 0.8. The ratio of cached memory access time to uncached memory access time is? (2 de cimal)

$$t_{cm} = x$$
 $t_{mm} = 9x$ 

$$= \frac{towg}{tmm} = \frac{x + 0.2 *9x}{9x} = \frac{2.8}{9}$$

$$= 0.31$$



## Topic: Tavg When Locality of Reference is Used



when there is a miss, the missed block apied from mon to cm.

tht = time to transfer a block from mm to cache.

rier: Tang = H \* tcm + (1-H) (tcm + tbt)
$$= tcm + (1-H) tbt$$



#Q. In a two-level hierarchy, the top level has an access time of 10 ns and hit rate of 90%. If the block transfer from main memory to cache takes 500ns in case of miss then average memory access time is \_\_\_\_?

$$f_{bt} = 500005$$

$$f_{awg} = 10 + 0.1 * 500005$$

$$= 6005 \text{ AWS}.$$



#Q. Byte transfer time from mm to cache = 50ns

block size = 16 bytes

Block transfer time from mm to cache = 800 ns?



#Q. Byte transfer time from mm to cache = 50ns

block size = 
$$16 \times 48 = 648$$

1 Word = 4 bytes

Block transfer time from mm to cache = 3200 ns?



#Q. Word transfer time from mm to cache = 50ns block size = 16 words Block transfer time from mm to cache = 800ns?



#Q. Word transfer time from mm to cache = 50ns

block size = 64 bytes = 
$$\frac{64B}{4B} = 16$$
 words

1 Word = 4 bytes

Block transfer time from mm to cache = 800 ns?



#Q. First byte transfer time from mm to cache = 10ns

Remaining each byte transfer time from mm to cache = 2ns

block size = 32 bytes

Block transfer time from mm to cache = 72 ns?

$$= 10ns + (31 * 2ns)$$
  
= 72ns



#Q. First word transfer time from mm to cache = 10ns

Remaining each word transfer time from mm to cache = 2ns

block size = 128 bytes = 
$$\frac{128B}{2B} = 64$$
 words

Word size = 2 bytes

Block transfer time from mm to cache = 136 ns?

$$t_{bt} = 10 + (67 \times 2)$$
= 136 ns



A direct mapped cache memory of 1 MB has a block size of 256 bytes. The #Q. cache has an access time of 3 ns and a hit rate of 94%. During a cache miss, it takes 20ns to bring the first word of a block from the main memory, while each subsequent word takes 5 ns. The word size is 64 bits. The average memory access time in ns (round off to 1 decimal place) is \_\_\_\_\_?

$$t_{bt} = 20 + (31 * 5) nS$$

$$= 175 nS$$

$$= 175 nS$$

$$= 0.94 * 3 + 0.06 * 175 = 13.3 nS$$

$$\text{Nic:} t_{avg} = 3 + 0.06 * 175 = 13.5 nS$$



#### **Topic: Cache Write or Write Propagation**



If CPU performs covite in Cache then original Content in mm Should also be updated.





#### **Topic: Cache Write or Write Propagation**



- 1. Write Through
- 2. Write Back



CPU

#### **Topic: Write Through**



cm

MW

for (i=0; i< 1000; i++)

consistency in content of

CPU performs write in mm and cm simultaneously.

=> wheher a block is replaced from cache) then it is removed from cache. There is no need to write it into mm.

for write operation even if (there is a hit in cache, then too mm is accessed.

Topic: Write Back

CPU performs wite only in cache and mm content is updated when

the updated block is replaced from Cache.



- Time Saving
- Inconsistency in content of cm



#### 2 mins Summary



Topic

Locality of Reference

Topic

**Cache Memory** 





# Happy Learning

THANK - YOU